--------------------------------------- -- driver (ESD book figure 2.3) -- -- two descriptions provided ---------------------------------------- library ieee; use ieee.std_logic_1164.all; ---------------------------------------- entity Driver is port( x: in std_logic; F: out std_logic ); end Driver; ---------------------------------------- architecture behv1 of Driver is begin process(x) begin -- compare to truth table if (x='1') then F <= '1'; else F <= '0'; end if; end process; end behv1; architecture behv2 of Driver is begin F <= x; end behv2; ------------------------------------------ <div align="center"><br /><script type="text/javascript"><!-- google_ad_client = "pub-7293844627074885"; //468x60, Created at 07. 11. 25 google_ad_slot = "8619794253"; google_ad_width = 468; google_ad_height = 60; //--></script> <script type="text/javascript" src="http://pagead2.googlesyndication.com/pagead/show_ads.js"> </script><br /> </div>